High performance non-volatile memory devices have the programming voltages trimmed for individual types of memory pages and word lines. A group of word lines within each erasable block of memory are tested in successive program loops to minimize the problem of incurring excessive number of erase/program cycles. An optimum programming voltage for a given type of memory pages is derived from statistical results of a sample of similar of memory pages.

 
Web www.patentalert.com

< Programming differently sized margins and sensing with compensations at select states for improved read operations in non-volatile memory

> Erasing non-volatile memory using individual verification and additional erasing of subsets of memory cells

> Methods in a pseudo random and command driven bit compensation for the cycling effects in flash memory

~ 00554