Computationally efficient methods and systems for optimizing an integrated circuit (IC) design by targeting only a limited subsection of buffer trees in the buffer system for optimization are provided. By making intelligent decisions about which buffer trees to optimize, greater gains in design efficiency (e.g., as measured by reduced delays and/or wire length) may be realized at greatly reduced computational times when compared to conventional techniques that attempt to optimize each buffer tree.

 
Web www.patentalert.com

< Battery having a plurality of temperature sensors for outputting different control information to a connected computer system based upon the temperature relationships of the sensors

< Method and apparatus for software-assisted thermal management for electronic systems

> Integrated project tracking tool for integrated development environment

> Form skin and design time WYSIWYG for .net compact framework

~ 00240