This invention deals with the reduction in fixed pattern noise in backthinned CMOS imagers primarily for use in a vacuum environment. Reduction is achieved by effectively shielding the imager. This is done by depositing a conductive layer on the front surface prior to the attachment of a support member or by incorporating a conductive layer into the die at least extensive with the analog circuitry. This also may be achieved by leaving a void adjacent to the analog circuitry area. This void, filled with air or a vacuum specifies a low dielectric layer over critical analog circuitry. Finally there is extended across the die an adhesive or underfill material after which a support member is placed onto the underfill to provide structure to the die. The underfill and the support layer should have thermal coefficients of expansion that substantially match that of the silicon.

 
Web www.patentalert.com

< Electroluminescent iridium compounds with fluorinated phenylpyridines, phenylpyrimidines, and phenylquinolines and devices made with such compounds

< Semiconductor device and method for manufacturing the same

> Thin film transistor array panel for liquid crystal display

> Flip-chip light emitting diode with resonant optical microcavity

~ 00223