A circuit and method for generating a delayed event following a trigger pulse occurring at a random time between clock pulses is disclosed. The circuit includes a clock circuit, a voltage converter, an analog-to-digital converter circuit, a memory storage circuit, and a summing circuit. The method includes representing the time between the triggering pulse and a subsequent clock pulse as a voltage, converting the voltage to a stored digital value, and defining a desired delay time by adding a first time determined by counting a predetermined number of clock cycles to a second time determined by converting the stored digital value first to an analog value and then to a time value.

 
Web www.patentalert.com

< High performance digital loop diagnostic technology

< Semiconductor device for low voltage protection with low capacitance

> Method and apparatus for session reconstruction and accounting involving VoIP calls

> Projection apparatus and phototaking apparatus having the same

~ 00215