Embodiments include a cache controller adapted to determine whether a memory line for which the processor is to issue an address-only kill request resides in a fill buffer for the cache line in a shared state. If so, the cache controller may mark the fill buffer as not having completed bus transactions and issue the address-only kill request for that fill buffer. The address-only kill request may transmit to other processors on the bus and the other processors may respond by invalidating the cache entries for the memory line. Upon confirmation from the other processors, a bus arbiter may confirm the kill request, promoting the memory line already in that fill buffer to exclusive state. Once promoted, the fill buffer may be marked as having completed the bus transactions and may be written into the cache.

 
Web www.patentalert.com

< Method and system for an extensible caching framework

< Intelligent caching of data in a storage server victim cache

> Repeated conflict acknowledgements in a cache coherency protocol

> Multi-port memory architecture for storing multi-dimensional arrays I

~ 00621