A method of forming a CMOS structure, and the device produced therefrom, having improved threshold voltage and flatband voltage stability. The inventive method includes the steps of providing a semiconductor substrate having an nFET region and a pFET region; forming a dielectric stack atop the semiconductor substrate comprising an insulating interlayer atop a high k dielectric; removing the insulating interlayer from the nFET region without removing the insulating interlayer from the pFET region; and providing at least one gate stack in the pFET region and at least one gate stack in the nFET region. The insulating interlayer can be AlN or AlO.sub.xN.sub.y. The high k dielectric can be HfO.sub.2, hafnium silicate or hafnium silicon oxynitride. The insulating interlayer can be removed from the nFET region by a wet etch including a HCl/H.sub.2O.sub.2 peroxide solution.

 
Web www.patentalert.com

< Methods and configurations for manufacturing hinges for micro-mirror devices

< Method of making three dimensional NAND memory

> Substrate release methods and apparatuses

> Tungsten nitride atomic layer deposition processes

~ 00620