A memory device includes a substrate, a first gate stack overlying the substrate, a second gate stack overlying the substrate and spaced apart from the first gate stack, an oxide region formed at a first depth within the substrate and between the first and second gate stacks, and an impurity doped region formed at a second depth within the substrate and between the first and second gate stacks, the first depth being lower than the second depth.

 
Web www.patentalert.com

< Methods for fabricating an integrated circuit

> Reflection type liquid crystal display device with half tone exposure and method for making same

> Thin film transistor array substrate and fabricating method thereof

~ 00563