A memory controller includes a power mode sensitive reordering device coupled to receive a power mode indication. The memory controller includes a selectable high and low power mode. An indication of which of the high and low power modes is selected is coupled to the power mode sensitive reordering device as the power mode indication. In the low power mode, memory transactions are reordered to minimize power consumption in memory devices controlled by the memory controller.

 
Web www.patentalert.com

< Consolidation of unit attentions

< Method and system for improving computer system boot reliability by executing an application specific test during a boot prior loading an operating system

> Memory subsystem voltage control and method

> Method and apparatus for out of order memory scheduling

~ 00297