An integrated circuit (IC) chip, semiconductor wafer with IC chips in a number of die locations and a method of making the IC chips on the wafer. The IC chips have plated chip interconnect pads. Each plated pad includes a noble metal plated layer electroplated to a platable metal layer. The platable metal layer may be copper and the noble metal plated layer may be of gold, platinum, palladium, rhodium, ruthenium, osmium, iridium or indium.

 
Web www.patentalert.com

< Flexible ball grid array chip scale packages

< Method to selectively cap interconnects with indium or tin bronzes and/or oxides thereof and the interconnect so capped

> Nonvolatile magnetic memory device and method of writing data into tunnel magnetoresistance device in nonvolatile magnetic memory device

> Metal alloy and metal alloy storage product for storing radioactive materials

~ 00292