A transceiver comprises a first interface to receive a first signal, through a first channel, from a memory device. A transmitter transmits a second signal that represents the first signal, through a second channel, to a master device. A plurality of registers stores a plurality of values provided by the master device. The plurality of values includes a first value that specifies a transmit timing adjustment to the second signal to transmit to the master device by the transmitter.

 
Web www.patentalert.com

< System and method for implementing a hidden address in a communication module

< Mechanism for proxy management of multiprocessor virtual memory

> Bandwidth utilization in a PPRC system

> System and method for determining workload characteristics for one or more applications operating in a data storage environment with ability to control grouping

~ 00271