A FeRAM device in which a bottom electrode of a ferroelectric capacitor is connected to a source/drain region of a transistor and a top electrode is connected to a plate line. The FeRAM device comprises a semiconductor substrate; a gate electrode formed on the semiconductor substrate; an impurity region formed on each side of the gate electrode of the semiconductor substrate; a bottom electrode connected to the impurity region; an oxygen diffusion barrier layer formed on the bottom electrode; a ferroelectric layer formed on the oxygen diffusion barrier layer and the bottom electrode; and a top electrode formed on the ferroelectric layer.

 
Web www.patentalert.com

< Conductive emulsion for preparing surface for powder coating

< Exposure head, exposure apparatus, and application thereof

> Tamper resistant circuit boards

> Method and apparatus for cleaning head with over-damped harmonic oscillation

~ 00248