Methods for reducing the requirement for multiple test vector sub-set insertions of a test vector set on test equipment having a limited memory size. In one embodiment, a single, selective test vector sub-set is utilized in the pre-burn-in test phase of microprocessors and multiple test vector sub-set insertions of a test vector set are utilized in the post-burn-in test phase. In one embodiment, the single, selective test vector sub-set includes selected test vectors from some or all of the test vector sub-sets used in the post-burn-in test phase and is sized to fit within the fixed memory capacity of the test equipment. In another embodiment, a single, selective test vector sub-set is utilized in both the pre-burn and post-burn test phases.

 
Web www.patentalert.com

< Parametric testing for high pin count ASIC

< Framework for generating mixed-mode operations in loop-level simdization

> System and method for SIMD code generation for loops with mixed data lengths

> Combinational circuit, and encoder, decoder and semiconductor device using this combinational circuit

~ 00243