A method of routing an interconnect metal layer of an integrated circuit, wherein single-width nets are replicated and routed in parallel to reduce the total resistance on the net; wide wires are decomposed into a several single-width wires routed in parallel to improve uniformity of metal interconnect routing and therefore manufacturability of metal interconnect layers. The decomposition step is performed during a preliminary wire route after initial physical placement. Access to pin shapes is ensured through a branching and a recombination of the parallel single-width wires. Separate wire segments are rejoined at the source and sink of the net. The parallel wire segments do not change the logic behavior of the circuit.

 
Web www.patentalert.com

< Methods and arrangements for providing a novel television and multimedia viewing paradigm

< Clustering techniques for faster and better placement of VLSI circuits

> On demand data center service end-to-end service provisioning and management

> Methods and apparatus for creating solutions

~ 00237